
I/O Cells OPAD
Speedster Macro Cell Library
www.achronix.com PAGE 27
OPAD
Non-Registered Output Pad
Figure 1-14: OPAD Logic Symbol
OPADisannon‐registeredoutputpad.
Table 1-30: Ports
Name Type Description
din Data input.
pad Device output pad. T
he data at the din input is driven to the pad output.
Table 1-31: Parameters
Parameter Defined Values Default Value
location
iostandard “LVCMOS18”
drive
slew
open_drain “true”, “false” “false”
pvt_comp “none”, “own” “none”
Table 1-32: Output Function Table
din pad
Verilog Instantiation Template
OPAD #(.location(""),
.iostandard("LVCMOS18"),
.drive("16"),
.slew("slow"),
.pvt_comp("none"))
instance_name (.din(user_din),
.pad(user_pad));
input
output
“<pad_location>” ““
See Table1‐1
"2", "4", "6", "8", "12", "16" "16"
“fast”, “slow” “slow”
00
11
Komentarze do niniejszej Instrukcji